

# **Creative Design Document**

ADC (MCP9303) Demo



rev 1.00.000

#### 1. Overview

The goal of this ADC demo is to provide a starting point to work with the MCP9303 ADC available on the Creative Development Board using a Mi-V softcore system.

Some features of the Creative board are included in this design: UART, user LEDs, pushbuttons and the MCP93x3 interface. On the RISC-V side: Interrupts (External IRQs), MCP93x3 drivers, GPIO and UART configuration and management and access to different memory devices.

### 2. Description

| Platform   | Creative Development Board |  |  |
|------------|----------------------------|--|--|
| Target     | IGLOO2 M2GL025-VF256       |  |  |
|            | SmartFusion2 M2S025-VF256  |  |  |
| Clock(s)   | Main: 50MHz                |  |  |
|            | MMIO Sub-system: 50 MHz    |  |  |
|            | DDR2: 100 MHz              |  |  |
| FPGA usage | Around 14k LUT (50.3%)     |  |  |
|            |                            |  |  |

#### 3. Functions

| Device        | Description                                                                                             |
|---------------|---------------------------------------------------------------------------------------------------------|
| UART          | <ul> <li>Use to communicate/interact with the board.</li> </ul>                                         |
|               | <ul> <li>Echo values read from the ADC channels.</li> </ul>                                             |
| System Timer  | - Generate a 0.5 Hz heartbeat on the green LED 2.                                                       |
| Pushbutton #1 | <ul> <li>Upon depression, read ADC channel 0 and send it to the host PC<br/>serial terminal.</li> </ul> |
| Pushbutton #2 | <ul> <li>Upon depression, read ADC channel 2 and send it to the host PC<br/>serial terminal.</li> </ul> |

# 4. FPGA Blocks Configuration

| Device            | Configuration                                                 |  |
|-------------------|---------------------------------------------------------------|--|
| CoreUARTapb       | Configured through Mi-V code (115200 / 8 / 1 / No parity / No |  |
|                   | Flow Control)                                                 |  |
| CoreGPIO_Basic    | User pushbutton #1: GPIO_0                                    |  |
|                   | <ul> <li>INT[0] connected to Mi-V External IRQ 30</li> </ul>  |  |
|                   | User pushbutton #2: GPIO_1                                    |  |
|                   | <ul> <li>INT[1] connected to Mi-V External IRQ 29</li> </ul>  |  |
|                   | LED 1 green: GPIO_2                                           |  |
|                   | LED 1 red: GPIO_3                                             |  |
|                   | LED 2 green: GPIO_4                                           |  |
|                   | LED 2 red: GPIO_5                                             |  |
| MCP9303_Interface | ADC_DR_N input: set to VCC, not using the ADC IRQ feature     |  |
|                   | DATA_IRQN output: not connected to Mi-V core                  |  |

## 5. Memory Description

| Memory Device | Туре | Size                    |
|---------------|------|-------------------------|
| Mi-V Boot     | eNVM | 15.4KB (15376 x 8 bits) |
| RAM           | DDR2 | 64MB (32M x 16 bits)    |

## 6. Memory Map

| Device                         | First Address | Last Address |
|--------------------------------|---------------|--------------|
| MMIO – UART                    | 0x7000 0000   | 0x7000 0FFF  |
| MMIO – GPIO (LEDs/Pushbuttons) | 0x7000 1000   | 0x7000 1FFF  |
| MMIO – MCP9303_Interface       | 0x7000 2000   | 0x7000 2FFF  |
| Memory – Mi-V Boot             | 0x6000 0000   | 0x6000 3C10  |
| Memory – RAM                   | 0x8000 0000   | 0x81FF FFFF  |